Part Number Hot Search : 
RLZ20B D74LV 1060C DZ11B AVF30007 MBT2222 5945B WU204
Product Description
Full Text Search
 

To Download AD7684BRMRL Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  16-bit, 100 ksps pulsar, differential adc in msop ad7684 rev. a information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781.329.4700 www.analog.com fax: 781.461.3113 ?2004C2007 analog devices, inc. all rights reserved. features 16-bit resolution with no missing codes throughput: 100 ksps inl: 1 lsb typical, 3 lsb maximum true differential analog input range: v ref 0 v to v ref with v ref up to vdd on both inputs single-supply operation: 2.7 v to 5.5 v serial interface spi?-/qspi-? /microwire-?/dsp-compatible power dissipation 4 mw @ 5 v 1.5 mw @ 2.7 v 150 w @ 2.7 v/10 ksps standby current: 1 na 8-lead msop package applications battery-powered equipment data acquisition instrumentation medical instruments process control application diagram ad7684 ref gnd vdd +in ?in dclock d out cs 3-wire spi interface 0.5v to vdd 2.7v to 5.5v 04302-001 0 v ref 0 v ref figure 1. table 1. msop, qfn (lfcsp)/sot-23 14-/16-/18-bit pulsar adc type 100 ksps 250 ksps 400 ksps to 500 ksps 1000 ksps adc driver 18-bit true ad7691 ad7690 ad7982 ada4941 differential ad7984 ada4841 16-bit true ad7684 ad7687 ad7688 ada4941 differential ad7693 ada4841 16-bit pseudo ad7680 ad7685 ad7686 ad7980 ada4841 differential ad7683 ad7694 14-bit pseudo differential ad7940 ad7942 ad7946 ada4841 general description the ad7684 is a 16-bit, charge redistribution, successive approximation, pulsar? analog-to-digital converter (adc) that operates from a single power supply, vdd, between 2.7 v to 5.5 v. it contains a low power, high speed, 16-bit sampling adc with no missing codes, an internal conversion clock, and a serial, spi-compatible interface port. the part also contains a low noise, wide bandwidth, short aperture delay, track-and-hold circuit. on the cs falling edge, it samples the voltage difference between +in and Cin pins. the reference voltage, ref, is applied externally and can be set up to the supply voltage. its power scales linearly with throughput. the ad7684 is housed in an 8-lead msop, with an operating temperature specified from ?40c to +85c.
ad7684 rev. a | page 2 of 16 table of contents features .............................................................................................. 1 applications ....................................................................................... 1 application diagram ........................................................................ 1 general description ......................................................................... 1 revision history ............................................................................... 2 specifications ..................................................................................... 3 timing specifications .................................................................. 5 absolute maximum ratings ............................................................ 6 esd caution .................................................................................. 6 pin configuration and function descriptions ............................. 7 ter mi nolo g y ...................................................................................... 8 typical performance characteristics ............................................. 9 application information ................................................................ 12 circuit information .................................................................... 12 converter operation .................................................................. 12 transfer functions ..................................................................... 12 typical connection diagram ................................................... 13 analog inputs ............................................................................. 13 driver amplifier choice ........................................................... 13 voltage reference input ............................................................ 14 power supply ............................................................................... 14 digital interface .......................................................................... 14 layout .......................................................................................... 14 evaluating the performance of the ad7684 ............................... 14 outline dimensions ....................................................................... 15 ordering guide .......................................................................... 15 revision history 10/07rev. 0 to rev. a changes to table 1............................................................................ 1 changes to table 2............................................................................ 3 changes to layout ............................................................................ 5 changes to table 6 and layout ....................................................... 6 changes to table 7............................................................................ 7 changes to figure 15 caption....................................................... 10 changes to figure 21...................................................................... 12 changes to figure 22 and analog inputs section ...................... 13 changes to table 9, digital interface section, and evaluating the performance of the ad7684 section..................................... 14 updated outline dimensions ....................................................... 15 changes to ordering guide .......................................................... 15 10/04 revision 0: initial version
ad7684 rev. a | page 3 of 16 specifications vdd = 2.7 v to 5.5 v; v ref = vdd; t a = ?40c to +85c, unless otherwise noted. table 2. parameter conditions min typ max unit resolution 16 bits analog input voltage range 1 +in ? (?in) ?v ref +v ref v absolute input voltage +in, ?in ?0.1 vdd + 0.1 v common-mode input range +in, ?in 0 v ref /2 v ref /2 + 0.1 v analog input cmrr f in = 100 khz 65 db leakage current at 25c acquisition phase 1 na input impedance see the analog inputs section throughput speed complete cycle 10 s throughput rate 0 100 ksps dclock frequency 0 2.9 mhz reference voltage range 0.5 vdd + 0.3 v load current 100 ksps, v +in = v ?in = v ref /2 = 2.5 v 50 a digital inputs logic levels v il ?0.3 0.3 vdd v v ih 0.7 vdd vdd + 0.3 v i il ?1 +1 a i ih ?1 +1 a input capacitance 5 pf digital outputs data format serial 16 bits twos complement v oh i source = ?500 a vdd ? 0.3 v v ol i sink = +500 a 0.4 v power supplies vdd specified performance 2.7 5.5 v vdd range 2 2.0 5.5 v operating current 100 ksps throughput vdd = 5 v 800 a vdd = 2.7 v 560 a standby current 3 , 4 vdd = 5 v, 25c 1 50 na power dissipation vdd = 5 v 4 6 mw vdd = 2.7 v 1.5 mw vdd = 2.7 v, 10 ksps throughput 3 150 w temperature range specified performance t min to t max ?40 +85 c 1 the inputs must be driven di fferentially 180 from ea ch other. see pin configura tion and function descri ptions and analog inpu ts sections. 2 see the typical performan ce characteristics sectio n for more information. 3 with all digital inputs forced to vdd or gnd, as required. 4 during acquisition phase.
ad7684 rev. a | page 4 of 16 vdd = 5 v; v ref = vdd; t a = ?40c to +85c, unless otherwise noted. table 3. parameter conditions min typ max unit accuracy no missing codes 16 bits integral linearity error ?3 1 +3 lsb transition noise 0.5 lsb gain error, 1 t min to t max 2 15 lsb gain error temperature drift 0.3 ppm/c zero error, 1 t min to t max 0.4 1.6 mv zero temperature drift 0.3 ppm/c power supply sensitivity vdd = 5 v 5% 0.05 lsb ac accuracy signal-to-noise ratio f in = 1 khz 88 91 db 2 spurious-free dynamic range f in = 1 khz ?108 db total harmonic distortion f in = 1 khz ?106 db signal-to-(noise + distortion) f in = 1 khz 88 91 db effective number of bits f in = 1 khz 14.8 bits 1 see the terminology section. these specif ications include full temperature range va riation but do not include the error contri bution from the external reference. 2 all specifications in db are referred to a full-scale input, fs. tested with an input signal at 0.5 db below full scale, unles s otherwise specified. vdd = 2.7 v; v ref = 2.5 v; t a = ?40c to +85c, unless otherwise noted. table 4. parameter conditions min typ max unit accuracy no missing codes 16 bits integral linearity error ?3 1 +3 lsb transition noise 0.85 lsb gain error, 1 t min to t max 2 15 lsb gain error temperature drift 0.3 ppm/c zero error, 1 t min to t max 0.7 3.5 mv zero temperature drift 0.3 ppm/c power supply sensitivity vdd = 2.7 v 5% 0.05 lsb ac accuracy signal-to-noise ratio f in = 1 khz 86 db 2 spurious-free dynamic range f in = 1 khz ?100 db total harmonic distortion f in = 1 khz ?98 db signal-to-(noise + distortion) f in = 1 khz 86 db effective number of bits f in = 1 khz 14 bits 1 see the terminology section. these specific ations do include full temperature range variation but do not include the error con tribution from the external reference. 2 all specifications in db are referred to a full-scale input, fs. tested with an input signal at 0.5 db below full scale, unles s otherwise specified.
ad7684 rev. a | page 5 of 16 timing specifications vdd = 2.7 v to 5.5 v, t a = ?40c to +85c, unless otherwise noted. table 5. parameter symbol min typ max unit throughput rate t cyc 100 khz cs falling to dclock low t csd 0 s cs falling to dclock rising t sucs 20 ns dclock falling to data remains valid t hdo 5 16 ns cs rising edge to d out high impedance t dis 14 100 ns dclock falling to data valid t en 16 50 ns acquisition time t acq 400 ns d out fall time t f 11 25 ns d out rise time t r 11 25 ns timing diagrams 04302-002 d out dclock complete cycle power down cs d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 (msb) (lsb) hi-z 0 hi-z t acq t dis 0 145 t hdo t en t csd t sucs t cyc note: a minimum of 22 clock cycles are required for 16-bit conversion. shown are 24 clock cycles. d out goes low on the dclock falling edge following the lsb reading. figure 2. serial interface timing 04302-003 500 ai ol 500 ai oh 1.4v to d out c l 100pf figure 3. load circuit fo r digital interface timing 0.8v 2v 2v 0.8v 0.8v 2v t delay t delay 04302-004 figure 4. voltage reference levels for timing 04302-005 d out 90% 10% t r t f figure 5. d out rise and fall timing
ad7684 rev. a | page 6 of 16 absolute maximum ratings table 6. parameter rating analog inputs +in 1 , ?in 1 gnd ? 0.3 v to vdd + 0.3 v or 130 ma ref gnd ? 0.3 v to vdd + 0.3 v supply voltages vdd to gnd ?0.3 v to +6 v digital inputs to gnd ?0.3 v to vdd + 0.3 v digital outputs to gnd ?0.3 v to vdd + 0.3 v storage temperature range ?65c to +150c junction temperature 150c ja thermal impedance 200c/w jc thermal impedance 44c/w lead temperature jedec j-std-20 1 see the analog inputs section. stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. esd caution
ad7684 rev. a | page 7 of 16 pin configuration and fu nction descriptions 04302-006 ref 1 +in 2 ?in 3 gnd 4 vdd 8 dclock 7 d out 6 cs 5 ad7684 top view (not to scale) figure 6. 8-lead msop pin configuration table 7. pin function descriptions pin no. mnemonic type 1 description 1 ref ai reference input voltage. the ref range is from 0.5 v to vdd. this pin is referred to the gnd pin and should be decoupled closely to the gnd pin with a ceramic capacitor of a few f. 2 +in ai differential positive analog input. referenced to ?in. the input range for +in is between 0 v and v ref , centered about v ref /2 and must be driven 180 out of phase with ?in. 3 Cin ai differential negative analog input. referenced to +in. the input range for ?in is between v ref and 0 v, centered about v ref /2 and must be driven 180 out of phase with +in. 4 gnd p power supply ground. 5 cs di chip select input. on its falling edge, it initiates th e conversions. the part returns to shutdown mode as soon as the conversion is complete. it also enables d out . when high, d out is high impedance. 6 d out do serial data output. the conversi on result is output on this pin. it is synchronized to dclock. 7 dclock di serial data clock input. 8 vdd p power supply. 1 ai = analog input, di = digital input, do = digital output, and p = power.
ad7684 rev. a | page 8 of 16 terminology integral nonlinearity error (inl) linearity error refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. the point used as negative full scale occurs ? lsb before the first code transition. positive full scale is defined as a level 1? lsb beyond the last code transition. the deviation is measured from the middle of each code to the true straight line (see figure 21 ). differential nonlinearity error (dnl) in an ideal adc, code transitions are 1 lsb apart. dnl is the maximum deviation from this ideal value. it is often specified in terms of resolution for which no missing codes are guaranteed. zero error zero error is the difference between the ideal midscale voltage, that is, 0 v, and the actual voltage producing the midscale output code, that is, 0 lsb. gain error the first transition (from 100 . . . 00 to 100 . . . 01) should occur at a level ? lsb above the nominal negative full scale (?4.999924 v for the 5 v range). the last transition (from 01110 to 01111) should occur for an analog voltage 1? lsb below the nominal full scale (4.999771 v for the 5 v range). the gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the difference between the ideal levels. spurious-free dynamic range (sfdr) sfdr is the difference, in decibels (db), between the rms amplitude of the input signal and the peak spurious signal. effective number of bits (enob) enob is a measurement of the resolution with a sine wave input. it is related to sinad by the following formula enob = ( sinad db ? 1.76)/6.02 and is expressed in bits. total harmonic distortion (thd) thd is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in db. signal-to-noise ratio (snr) snr is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the nyquist frequency, excluding harmonics and dc. the value for snr is expressed in db. signal-to-(noise + distortion) ratio (sinad) sinad is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the nyquist frequency, including harmonics but excluding dc. the value for sinad is expressed in db. aperture delay aperture delay is a measure of the acquisition performance and is the time between the falling edge of the cs input and when the input signal is held for a conversion. transient resp onse transient response is the time required for the adc to accurately acquire its input after a full-scale step function is applied.
ad7684 rev. a | page 9 of 16 typical performance characteristics ?3 ?2 ?1 0 1 2 3 0 16384 32768 49152 65536 code inl (lsb) 04302-007 positive inl = +0.83lsb negative inl = ?1.07lsb figure 7. integral nonlinearity vs. code 04302-008 151 94794 18557 17388 182 0 20000 40000 60000 80000 100000 120000 fffd fffe ffff 0000 0001 0002 0003 0004 0005 code in hex counts vdd = ref = 2.5v 00 00 figure 8. histogram of a dc input at the code center ? 180 ? 160 ? 140 ? 120 ? 100 ? 80 ? 60 ? 40 ? 20 0 04302-009 01 02 03 04 0 frequency (khz) amplitude (db of full scale) 50 16384 point fft vdd = ref = 5v f s = 100ksps f in = 20.43khz figure 9. fft plot ?3 ?2 ?1 0 1 2 3 0 16384 32768 49152 65536 code dnl (lsb) 04302-010 positive dnl = +0.9lsb negative dnl = ?0.45lsb figure 10. differential nonlinearity vs. code 04302-011 123872 4150 3050 0 50000 100000 150000 fffb fffc fffd fffe ffff code in hex counts 0 0 vdd = ref = 5v figure 11. histogram of a dc input at the code center ? 180 ? 160 ? 140 ? 120 ? 100 ? 80 ? 60 ? 40 ? 20 0 04302-012 01 02 03 04 0 frequency (khz) amplitude (db of full scale) 50 16384 point fft vdd = ref = 2.5v f s = 100ksps f in = 20.43khz figure 12. fft plot
ad7684 rev. a | page 10 of 16 enob (bits) 13 14 15 16 17 80 85 90 95 100 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 reference voltage (v) snr, sinad (db) 04302-013 s/[n+d] snr enob figure 13. snr, sinad, and enob vs. reference voltage 70 75 80 85 90 95 100 0 50 100 150 200 frequency (khz) sinad (db) vref = 5v, ?1db vref = 2.5v, ?1db vref = 5v, ?10db 04302-014 figure 14. sinad vs. frequency ?115 ?110 ?105 ?100 ?95 ?90 ?85 ?80 0 40 80 120 160 200 frequency (khz) thd (db) vref = 2.5v, ?1db vref = 5v, ?1db 04302-015 figure 15. thd vs. frequency 0 200 400 600 800 1000 1200 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 supply (v) operating current ( a) 04302-016 f s = 100ksps figure 16. operating current vs. supply 0 200 400 600 800 1000 temperature ( c) operating current ( a) 04302-017 ?55 ?35 ?15 5 25 45 65 85 105 125 vdd = 5v vdd = 2.7v figure 17. operating current vs. temperature 0 250 500 750 1000 temperature ( c) power-down current ( a) 04302-018 ?55 ?35 ?15 5 25 45 65 85 105 125 figure 18. power-down current vs. temperature
ad7684 rev. a | page 11 of 16 ?6 ?4 ?2 ?3 ?5 0 ?1 2 1 4 3 6 5 ?55 ?35 ?15 5 25 45 65 85 105 125 temperature ( c) zero error, gain error (lsb) 04302-019 zero error gain error figure 19. zero error and gain error vs. temperature
ad7684 rev. a | page 12 of 16 application information sw+ msb 16,384c +in lsb comp control logic switches control busy output code cnv ref gnd ?in 4c 2c c c 32,768c sw? msb 16,384c lsb 4c 2c c c 32,768c 04302-020 figure 20. adc simplified schematic circuit information the ad7684 is a low power, single-supply, 16-bit adc using a successive approximation architecture. it is capable of converting 100,000 samples per second (100 ksps) and powers down between conversions. when operating at 10 ksps, for example, it consumes typically 150 w with a 2.7 v supply, ideal for battery-powered applications. the ad7684 provides the user with an on-chip, track-and-hold and does not exhibit any pipeline delay or latency, making it ideal for multiple, multiplexed channel applications. the ad7684 is specified from 2.7 v to 5.5 v. it is housed in an 8-lead msop. converter operation the ad7684 is a successive approximation adc based on a charge redistribution dac. figure 20 shows the simplified schematic of the adc. the capacitive dac consists of two identical arrays of 16 binary-weighted capacitors, which are connected to the two comparator inputs. during the acquisition phase, terminals of the array tied to the input of the comparator are connected to gnd via sw+ and sw?. all independent switches are connected to the analog inputs. therefore, the capacitor arrays are used as sampling capacitors and acquire the analog signal on the +in and ?in inputs. when the acquisition phase is complete and the cs input goes low, a conversion phase is initiated. when the conversion phase begins, sw+ and sw? are opened first. the two capacitor arrays are then disconnected from the inputs and connected to the gnd input. therefore, the differential voltage between the inputs, +in and ?in, captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become un balanced. by switching each element of the capacitor array between gnd and ref, the comparator input varies by binary-weighted voltage steps (v ref /2, v ref /4...v ref /65,536). the control logic toggles these switches, starting with the msb, to bring the comparator back into a balanced condition. after the completion of this process, the part returns to the acquisition phase and the control logic generates the adc output code. transfer functions the ideal transfer function for the ad7684 is shown in figure 21 and table 8 . 100...000 100...001 100...010 011...101 011...110 011...111 adc code (twos complement) analog input +fsr ? 1.5 lsb +fsr ? 1 lsb ?fsr + 1 lsb ?fsr ?fsr + 0.5 lsb 04302-021 figure 21. adc ideal transfer function table 8. output codes and ideal input voltages description analog input v ref = 5 v digital output code hex fsr ? 1 lsb +4.999847 v 7fff 1 midscale + 1 lsb +152.6 v 0001 midscale 0 v 0000 midscale C 1 lsb ?152.6 v ffff ?fsr + 1 lsb ?4.999847 v 8001 ?fsr ?5 v 8000 2 1 this is also the code for an overranged analog input (v +in ? v ?in above v ref ? v gnd ). 2 this is also the code for an underranged analog input (v +in ? v ?in below ?v ref + v gnd ).
ad7684 rev. a | page 13 of 16 04302-022 ad7684 ref gnd vdd ?in +in dclock d out cs 3-wire interface 100nf 2.7v to 5.25v 2.2 f to 10 f (note 2) ref 0 to v ref 33 2.7nf (note 3) (note 4) (note 1) v ref to 0 33 2.7nf (note 3) (note 4) note 1: see voltage reference input section for reference selection. note 2: c ref is usually a 10 f ceramic capacitor (x5r). note 3: see driver amplifier choice section. note 4: optional filter. see analog input section. note 5: see digital interface for most convenient interface mode. figure 22. typical application diagram typical connection diagram figure 22 shows an example of the recommended application diagram for the ad7684. analog inputs the analog inputs (+in, ?in) need to be driven differentially 180 from each other, as shown in figure 22 . holding either input at gnd or a fixed dc gives erroneous conversion results because the ad7684 is intended for differential operation only. for applications requiring Cin to be at gnd (100 mv), the ad7683 should be used. figure 23 shows an equivalent circuit of the input structure of the ad7684. the two diodes, d1 and d2, provide esd protection for the analog inputs, +in and ?in. care must be taken to ensure that the analog input signal never exceeds the supply rails by more than 0.3 v because this causes these diodes to become forward-biased and start conducting current. however, these diodes can handle a forward-biased current of 130 ma maximum. for instance, these conditions could eventually occur when the supplies of the input buffer (u1) are different from vdd. in such a case, an input buffer with a short-circuit current limitation can be used to protect the part. 04302-023 c in r in d1 d2 c pin +in or ?in gnd vdd figure 23. equivalent analog input circuit this analog input structure allows the sampling of the differential signal between +in and ?in. by using this differential input, small signals common to both inputs are rejected. during the acquisition phase, the impedance of the analog inputs can be modeled as a parallel combination of the capacitor c pin and the network formed by the series connection of r in and c in . c pin is primarily the pin capacitance. r in is typically 600 and is a lumped component made up of some serial resistors and the on- resistance of the switches. c in is typically 30 pf and is mainly the adc sampling capacitor. during the conversion phase, when the switches are opened, the input impedance is limited to c pin . r in and c in make a 1-pole, low-pass filter that reduces undesirable aliasing effects and limits the noise. when the source impedance of the driving circuit is low, the ad7684 can be driven directly. large source impedances significantly affect the ac performance, especially thd. the dc performances are less sensitive to the input impedance. driver amplifier choice although the ad7684 is easy to drive, the driver amplifier needs to meet the following requirements: ? the noise generated by the driver amplifier needs to be kept as low as possible to preserve the snr and transition noise performance of the ad7684. note that the ad7684 has a noise level much lower than most other 16-bit adcs and, therefore, can be driven by a noisier op amp while preserving the same or better system performance. the noise coming from the driver is filtered by the ad7684 analog input circuit 1-pole, low-pass filter made by r in and c in or by the external filter, if one is used. ? for ac applications, the driver needs to have a thd performance commensurate with the ad7684. figure 15 shows the thd vs. frequency that the driver should exceed. ? for multichannel multiplexed applications, the driver amplifier and the ad7684 analog input circuit must be able to settle for a full-scale step of the capacitor array at a 16-bit level (0.0015%). in the data sheet of the amplifier, settling at 0.1% to 0.01% is more commonly specified. this could differ significantly from the settling time at a 16-bit level and should be verified prior to driver selection.
ad7684 rev. a | page 14 of 16 table 9. recommended driver amplifiers amplifier typical application ada4841-x very low noise ada4941-1 very low noise, single to differential ad8021 very low noise and high frequency ad8022 low noise and high frequency op184 low power, low noise, and low frequency ad8605 , ad8615 5 v single-supply, low power ad8519 small, low power, and low frequency ad8031 high frequency and low power voltage reference input the ad7684 voltage reference input, ref, has a dynamic input impedance. it should therefore be driven by a low impedance source with efficient decoupling between the ref and gnd pins, as explained in more detail in the layout section. when ref is driven by a very low impedance source (for example, an unbuffered reference voltage such as the low temperature drift adr43x reference or a reference buffer using the ad8031 or the ad8605 ), a 10 f (x5r, 0805 size) ceramic chip capacitor is appropriate for optimum performance. if desired, smaller reference decoupling capacitor values down to 2.2 f can be used with minimal impact on performance, especially dnl. power supply the ad7684 powers down automatically at the end of each conversion phase and therefore the power scales linearly with the sampling rate, as shown in figure 24 . this makes the part ideal for low sampling rates (even of a few hz) and low battery powered applications. 0.01 0.1 1 10 100 1000 100 10 1k 10k 100k sampling rate (sps) operating current ( a) 04302-024 vdd = 5v vdd = 2.7v figure 24. operating current vs. sampling rate digital interface the ad7684 is compatible with spi, qspi, digital hosts, and dsps (for example, blackfin? adsp-bf53x or adsp-219x). the connection diagram is shown in figure 25 , and the corresponding timing is given in figure 2 . a falling edge on cs initiates a conversion and the data transfer. after the fifth dclock falling edge, d out is enabled and forced low. the data bits are then clocked msb first by subsequent dclock falling edges. the data is valid on both dclock edges. although the rising edge can be used to capture the data, a digital host also using the dclock falling edge allows a faster reading rate, provided it has an acceptable hold time. 04302-025 cs dclock d out data in clk convert digital host ad7684 figure 25. connection diagram layout the printed circuit board housing the ad7684 should be designed so that the analog and digital sections are separated and confined to certain areas of the board. the pinout of the ad7684 with all its analog signals on the left side and all its digital signals on the right side eases this task. avoid running digital lines under the device because these couple noise onto the die, unless a ground plane under the ad7684 is used as a shield. fast switching signals, such as cs or clocks, should never run near analog signal paths. crossover of digital and analog signals should be avoided. at least one ground plane should be used. it could be common or split between the digital and analog sections. in such a case, it should be joined underneath the ad7684. the ad7684 voltage reference input ref has a dynamic input impedance and should be decoupled with minimal parasitic inductances. this is done by placing the reference decoupling ceramic capacitor close to, and ideally right up against, the ref and gnd pins and by connecting these pins with wide, low impedance traces. finally, the power supply, vdd, of the ad7684 should be decoupled with a ceramic capacitor, typically 100 nf, and placed close to the ad7684. it should be connected using short and large traces to provide low impedance paths and reduce the effect of glitches on the power supply lines. evaluating the performance of the ad7684 other recommended layouts for the ad7684 are outlined in the evaluation board for the ad7684 ( eval-ad7684 cbz ). the evaluation board package includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from a pc via the eval-control brd3 z .
ad7684 rev. a | page 15 of 16 outline dimensions compliant to jedec standards mo-187-aa 0.80 0.60 0.40 8 0 4 8 1 5 pin 1 0.65 bsc seating plane 0.38 0.22 1.10 max 3.20 3.00 2.80 coplanarity 0.10 0.23 0.08 3.20 3.00 2.80 5.15 4.90 4.65 0.15 0.00 0.95 0.85 0.75 figure 26. 8-lead mini small outline package [msop] (rm-8) dimensions shown in millimeters ordering guide model integral nonlinearity temperature range package description package option ordering quantity branding ad7684brm 3 lsb maximum C40c to +85c 8-lead msop rm-8 50 c1d AD7684BRMRL7 3 lsb maximum C40c to +85c 8-lead msop rm-8 1,000 c1d ad7684brmz 1 3 lsb maximum C40c to +85c 8-lead msop rm-8 50 c39 ad7684brmzrl7 1 3 lsb maximum C40c to +85c 8-lead msop rm-8 1,000 c39 eval-ad7684cbz 1 , 2 evaluation board eval-control brd3z 1 , 3 controller board 1 z = rohs compliant part. 2 this board can be used as a standalone evaluation board or in conjunction with the eval-control brdx for evaluation/demonstrat ion purposes. 3 this board allows a pc to control and communicate with all the analog devices, inc. evaluation boards ending in the cb designa tors.
ad7684 rev. a | page 16 of 16 notes ?2004C2007 analog devices, inc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. d04302-0-10/07(a)


▲Up To Search▲   

 
Price & Availability of AD7684BRMRL

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X